

**NV6288** 

## CARBON NEUTRAL

CarbonNeutral.com

### GaNSense™ Motor Drive IC in half-bridge configuration

#### 1. Features

#### GaNSense™ Motor Drive half-bridge Power IC

- Wide Vcc range (10 to 24 V)
- · Accurate loss-less bi-directional current sensing
- 3.3, 5, 12 V PWM input compatible
- · Floating high-side with internal level shift
- · Two independent logic inputs with hysteresis
- · 200V/ns common mode transient immunity
- · Integrated high-side bootstrap
- · Shoot-through protection
- Turn-on and turn-off dV/dt control (low-side and highside)
- · Short circuit protection, low-side and high-side
- Over-temperature protection
- · Autonomous low-current standby mode
- · Autonomous synchronous rectification mode
- · Fault output and enable input
- · 800 V transient voltage rating
- · 650 V continuous voltage rating
- 120 mΩ high-side FET, 120 mΩ low-side FET
- · 2 KV ESD Rating (HBM)
- · 2 MHz operation

#### Small, low profile SMT QFN

- 8x10 mm footprint, 0.85 mm profile
- · Minimized package inductance
- · Enlarged cooling pads

#### Sustainability

- · RoHS, Pb-free, REACH-compliant
- · Up to 40% energy savings vs Si solutions
- System level 4kg CO<sub>2</sub> Carbon Footprint reduction

#### **Product Reliability**

· 20-year limited warranty

#### 2. Topologies / Applications

- · AC-DC, DC-DC
- ACF, buck, boost, half bridge, full bridge, LLC, AHB, Class D, PFC, Motor Drive

# GaNFast"



QFN 8 x 10 mm

Simplified schematic

#### 3. Description

This half-bridge GaNFast™ power IC integrates high performance eMode GaN FETs with integrated gate drive, control and protection to achieve unprecedented highfrequency and high efficiency operation. GaNSense™ motor drive technology is also integrated which enables real-time, accurate sensing of voltage, current and temperature to further improve performance and robustness not achieved by any discrete GaN or discrete silicon device. GaNSense™ motor drive enables integrated loss-less current sensing which eliminates external current sensing resistors and increases system efficiency. GaNSense™ motor drive also enables short circuit and over-temperature protection to increase system robustness, while auto-standby mode increases light, tiny & noload efficiency. These GaN ICs combine the highest dV/dt immunity, high-speed integrated drive and thermally optimized, low-inductance, QFN packaging to enable designers to achieve simple, guick, and reliable solutions. Navitas' GaN IC technology extends the capabilities of traditional topologies such as active clamp flyback, half-bridge, buck/boost, LLC and other resonant converters to reach MHz+ frequencies with very high efficiencies and low EMI to achieve unprecedented power densities at a very attractive cost structure.

#### 4. Typical Application Circuits

Motor inverter







#### **5. Device Configuration Options**

| Target Application(s)                                                                           | Device Name | Auto-SR  |
|-------------------------------------------------------------------------------------------------|-------------|----------|
| -Uni-directional or bi-directional current sense -Power supply or Motor drive, SR disabled      | NV6288-01   | ×        |
| -Motor drive, SR enabled, Standby mode disabled                                                 | NV6288-02   | ✓        |
| -Motor drive, SR enabled, Standby mode disabled, External current sense                         | NV6288-03   | <b>✓</b> |
| -Uni-directional current sense, no low current offset -Power supply or Motor drive, SR disabled | NV6288-04   | ×        |

Table 1. Device Configuration Options

Final Datasheet 2 Rev Apr. 29, 2025



## ĜaNFast™

#### 6. Table of Contents

| 1. Features1                                                          |
|-----------------------------------------------------------------------|
| 2. Topologies / Applications1                                         |
| 3. Description1                                                       |
| 4. Typical Application Circuits1                                      |
| 5. Device Configuration Options2                                      |
| 6. Table of Contents3                                                 |
| 7. Specifications4                                                    |
| 7.1. Absolute Maximum Ratings (1) (with respect to PGND unless noted) |
| 7.2. Recommended Operating Conditions <sup>(3)</sup>                  |
| 7.3. ESD Ratings5                                                     |
| 7.4. Thermal Resistance5                                              |
| 7.5. Electrical Characteristics6                                      |
| 7.6. Electrical Characteristics (2, cont.)                            |
| 7.7. Electrical Characteristics (3, cont.)                            |
| 7.8. Electrical Characteristics (4, cont.)10                          |
| 7.9. Switching Waveforms11                                            |
| 7.10. Characteristic Graphs12                                         |
| 8. Pin Configurations and Functions15                                 |
| 9. Functional Description16                                           |
| 9.1. GaN Power IC Connections and Component                           |

| 9.2. UVLO Mode 18                                                   | ŏ |
|---------------------------------------------------------------------|---|
| 9.3. Normal Operating Mode18                                        | 8 |
| 9.4. Low Power Standby Mode19                                       | 9 |
| 9.5. Programmable dV/dt Control19                                   | 9 |
| 9.6. GaNSense™ Motor Drive Technology Loss-les<br>Current Sensing20 |   |
| 9.6.1. Unidirectional Current Sensing2                              | 1 |
| 9.6.2. Bidirectional Current Sensing 22                             | 2 |
| 9.7. Current Sensing Using an External Sensor                       |   |
| 9.8. Over Temperature Protection (OTP)24                            | 4 |
| 9.9. Autonomous Synchronous rectification 24                        | 4 |
| 9.10. Fault reporting and enable / disable function . 20            | 6 |
| 9.11. Functional Schematic                                          |   |
| 10. PCB Layout Guidelines 28                                        | 8 |
| 11. Recommended PCB Land Pattern 29                                 | 9 |
| 12. Package Outline (Power QFN) 36                                  | 0 |
| 13. Tape and Reel Dimensions 3                                      | 1 |
| 13.1. Tape and Reel Dimensions (Cont.) 32                           | 2 |
| 14. Ordering Information 33                                         | 3 |
| 15. 20-Year Limited Warranty 33                                     | 3 |
| 16. Revision History3                                               | 3 |



#### 7. Specifications

#### 7.1. Absolute Maximum Ratings (1) (with respect to PGND unless noted)

| SYMBOL                                       | PARAMETER                                     | MAX                            | UNITS |
|----------------------------------------------|-----------------------------------------------|--------------------------------|-------|
| $V_{IN}$                                     | HV input                                      | 0 to +650                      | V     |
| $V_{SW(CONT)}$                               | Switch Node Continuous Voltage Rating         | -7 to +657                     | V     |
| V <sub>SW(TRAN)</sub> (2)                    | Switch Node Transient Voltage Rating          | -10 to +800                    | V     |
| I <sub>DSL</sub> @ T <sub>C</sub> =100°C     | Continuous Output Current (Low-side FET)      | 8.6                            | А     |
| I <sub>DSL</sub> PULSE@ T <sub>C</sub> =25°C | Pulsed Output Current (Low-side FET)          | 17.2                           | А     |
| I <sub>DSH</sub> @ T <sub>C</sub> =100°C     | Continuous Output Current (High-side FET)     | 8.6                            | А     |
| I <sub>DSH</sub> PULSE@ T <sub>C</sub> =25°C | Pulsed Output Current (High-side FET)         | 17.2                           | А     |
| V <sub>B</sub> (to V <sub>SW</sub> )         | High-side Gate Driver Bootstrap Rail          | 30                             | V     |
| R <sub>DDH</sub> (to V <sub>SW</sub> )       | Hi-Side Turn-On dV/dt Setting Pin             | -0.3 to V <sub>B</sub>         | V     |
| R <sub>SSH</sub> (to V <sub>SW</sub> )       | Hi-Side Turn-Off dV/dt Setting Pin            | -0.3 to 5.3                    | V     |
| V <sub>cc</sub>                              | Supply Voltage                                | 30                             | V     |
| $R_{DDL}$                                    | Low-Side Turn-On DV/DT Setting Pin            | -0.3 to V <sub>CC</sub>        | V     |
| R <sub>SSL</sub>                             | Low-Side Turn-Off DV/DT Setting Pin           | -0.3 to 5.3                    | V     |
| V <del>FLT</del> /EN                         | FLT/EN Pin Voltage                            | -0.3 to V <sub>CC</sub>        | V     |
| IFLT/EN                                      | FLT/EN Pull-Up Current                        | 5m                             | Α     |
| $V_{INH},V_{INL}$                            | PWM Input Pin Voltages                        | -0.6 to +20 or V <sub>CC</sub> | V     |
| V <sub>cs</sub>                              | CS Pin Voltage                                | -0.3 to 5.3                    | V     |
| ICSP                                         | External Current Sense Positive Input Voltage | -0.3 to 5.3                    | V     |
| ICSN                                         | External Current Sense Negative Input Voltage | -0.3 to 5.3                    | V     |
| dV/dt <sup>(3)</sup>                         | Slew Rate                                     | ±200                           | V/ns  |
| T <sub>J</sub>                               | Junction Temperature                          | -55 to 150                     | °C    |
| T <sub>STOR</sub>                            | Storage Temperature                           | -55 to 150                     | °C    |

<sup>(1)</sup> Absolute maximum ratings are stress ratings; devices subjected to stresses beyond these ratings may cause permanent damage.

Final Datasheet 4 Rev Apr. 29, 2025

<sup>(2)</sup> V<sub>DS (TRAN)</sub> rating allows for surge ratings during non-repetitive events that are <100us (for example start-up, line interruption). V<sub>DS (TRAN)</sub> rating allows for repetitive events that are <300ns, with 80% derating required (for example repetitive leakage inductance spikes).

<sup>(3)</sup> Max dV/dt rating is based on stress ratings and common mode transient immunity

#### 7.2. Recommended Operating Conditions(3)

| SYMBOL                              | PARAMETER                                          | MIN | TYP | MAX                   | UNITS |
|-------------------------------------|----------------------------------------------------|-----|-----|-----------------------|-------|
| V <sub>cc</sub>                     | Supply Voltage                                     | 10  | 15  | 24                    | V     |
| $V_{INH}, V_{INL}$                  | PWM Input Pin Voltage                              | 0   | 5   | 15 or V <sub>CC</sub> | V     |
| V <del>FLT</del> /EN                | FLT/EN Pin Voltage                                 | 0   | 5   | 15 or V <sub>CC</sub> | V     |
| $R_{DDL}, R_{DDH}$                  | Gate drive turn-on current set resistor (see 8.5)  |     | 200 |                       | Ω     |
| R <sub>SSL</sub> , R <sub>SSH</sub> | Gate drive turn-off current set resistor (see 8.5) | 20  | 50  |                       | Ω     |
| T                                   | Operating Junction Temperature                     | -40 |     | 125                   | °C    |

<sup>(3)</sup> Exposure to conditions beyond maximum recommended operating conditions for extended periods of time may affect device reliability.

#### 7.3. ESD Ratings

| SYMBOL | PARAMETER                              | MAX   | UNITS |
|--------|----------------------------------------|-------|-------|
| HBM    | Human Body Model (per JS-001-2014)     | 2,000 | V     |
| CDM    | Charged Device Model (per JS-002-2014) | 500   | V     |

#### 7.4. Thermal Resistance

| SYMBOL               | PARAMETER           | TYP | UNITS |
|----------------------|---------------------|-----|-------|
| R <sub>eJC</sub> (4) | Junction-to-Case    | 1.4 | °C/W  |
| R <sub>eJA</sub> (4) | Junction-to-Ambient | 37  | °C/W  |

<sup>(4)</sup>  $R_{\rm e}$  measured on DUT mounted on 1 square inch 2 oz Cu (FR4 PCB)

Final Datasheet 5 Rev Apr. 29, 2025



#### 7.5. Electrical Characteristics

Typical conditions:  $V_{IN}$ =400V,  $V_{CC}$ =15V,  $F_{SW}$ =1MHz,  $T_{AMB}$ =25°C,  $I_{D}$ =6A (unless otherwise specified)

Covered part numbers: NV6288-01, NV6288-02, NV6288-03 (See Table 1)

| SYMBOL                        | PARAMETER                                               | MIN | TYP  | MAX | UNITS | CONDITIONS                                                    |  |
|-------------------------------|---------------------------------------------------------|-----|------|-----|-------|---------------------------------------------------------------|--|
|                               | V <sub>CC</sub> and V <sub>B</sub> UVLO Characteristics |     |      |     |       |                                                               |  |
| V <sub>CCUV+</sub>            | V <sub>CC</sub> UVLO Rising Threshold                   |     | 8.66 |     | V     |                                                               |  |
| V <sub>CCUV-</sub>            | V <sub>CC</sub> UVLO Falling Threshold                  |     | 6.05 |     | V     |                                                               |  |
| $V_{\text{BUV+}}$             | $V_B$ UVLO Rising Threshold ( $V_B - V_{SW}$ )          |     | 8.74 |     | ٧     |                                                               |  |
| $V_{BUV}$                     | $V_B$ UVLO Falling Threshold ( $V_B - V_{SW}$ )         |     | 6.05 |     | V     |                                                               |  |
| Bootstrap FET Characteristics |                                                         |     |      |     |       |                                                               |  |
| I <sub>BOOT</sub>             | Bootstrap Charging Current                              |     | 1.2  |     | Α     | V <sub>CC</sub> =12V, V <sub>B</sub> =0V, V <sub>SW</sub> =0V |  |

Covered part numbers: NV6288-01 (See Table 1)

| SYMBOL                | PARAMETER                                                 | MIN      | TYP        | MAX | UNITS | CONDITIONS                                                      |  |  |
|-----------------------|-----------------------------------------------------------|----------|------------|-----|-------|-----------------------------------------------------------------|--|--|
|                       | V <sub>CC</sub> and V <sub>B</sub> Supply Characteristics |          |            |     |       |                                                                 |  |  |
| I <sub>QCC-STBY</sub> | V <sub>CC</sub> Standby Current                           |          | 300        |     | μA    | $V_{INL} = 0V, V_{SW} >= V_{CC}$                                |  |  |
| I <sub>QCC</sub>      | V <sub>CC</sub> Static Operating Current                  |          | 0.83       |     | mA    | $V_{INL} = 5V$ , $V_{INH} = 0$ V                                |  |  |
| I <sub>QCC-SW</sub>   | V <sub>CC</sub> Operating Current                         |          | 7.3        |     | mA    | $F_{SW}$ = 500 KHz (INL and INH @ 50% Duty cycle), $V_{SW}$ =0V |  |  |
| I <sub>QVB-STBY</sub> | V <sub>B</sub> Standby Current                            |          | 324        |     | μΑ    | $V_{INH} = V_{INL} = 0V$ , $V_{SW} = 0V$ , $V_{B} = 15V$        |  |  |
| $I_{\mathrm{QVB}}$    | V <sub>B</sub> Static Operating Current                   |          | 618        |     | μΑ    | $V_{INH}$ =5V, $V_{INL}$ =0V, $V_{SW}$ =0V, $V_{B}$ = 15V       |  |  |
|                       | Standby Mo                                                | ode Char | acteristic | cs  |       |                                                                 |  |  |
| t <sub>TO_STBY</sub>  | Time Out Delay Entering Standby<br>Mode                   |          | 90         |     | μs    | V <sub>CC</sub> > V <sub>CCUV+</sub> V <sub>INL</sub> =0V       |  |  |
| t <sub>ON_FP_LS</sub> | First Pulse Propagation Delay, from INL                   |          | 58         |     | ns    | V <sub>CC</sub> > V <sub>CCUV+</sub> , V <sub>INL</sub> 5V      |  |  |
| t <sub>ON_FP_HS</sub> | First Pulse Propagation Delay, from INH                   | _        | 55         |     | ns    | V <sub>CC</sub> > V <sub>CCUV+</sub> , V <sub>INH</sub> 5V      |  |  |

Covered part numbers: NV6288-02, NV6288-03 (See Table 1)

| SYMBOL                | PARAMETER                                                 | MIN | TYP  | MAX | UNITS | CONDITIONS                                                                    |  |  |
|-----------------------|-----------------------------------------------------------|-----|------|-----|-------|-------------------------------------------------------------------------------|--|--|
|                       | V <sub>CC</sub> and V <sub>B</sub> Supply Characteristics |     |      |     |       |                                                                               |  |  |
| I <sub>QCC-STBY</sub> | V <sub>CC</sub> Standby Current                           |     | 300  |     | μΑ    | $V_{INL}=0V$ , $V_{SW} >= V_{CC}$                                             |  |  |
| I <sub>QCC</sub>      | V <sub>CC</sub> Static Operating Current                  |     | 0.83 |     | mA    | $V_{INL}$ =5V, $V_{INH}$ =0V                                                  |  |  |
| lacc-sw               | V <sub>CC</sub> Operating Current                         |     | 7.3  |     | mA    | $F_{\text{SW}}$ = 500 KHz (INL and INH @ 50% Duty cycle), $V_{\text{SW}}$ =0V |  |  |
| I <sub>QVB-STBY</sub> | V <sub>B</sub> Standby Current                            |     | 324  |     | μΑ    | $V_{INH} = V_{INL} = 0V$ , $V_{SW} = 0V$ , $V_{B} = 15V$                      |  |  |
| $I_{\rm QVB}$         | V <sub>B</sub> Static Operating Current                   |     | 618  |     | μΑ    | $V_{INH} = 5V$ , $V_{INL} = 0V$ , $V_{SW} = 0V$ , $V_B = 15V$                 |  |  |

Final Datasheet 6 Rev Apr. 29, 2025





#### 7.6. Electrical Characteristics (2, cont.)

Typical conditions:  $V_{IN}$ =400V,  $V_{CC}$ =15V,  $F_{SW}$ =1MHz,  $T_{AMB}$ =25°C,  $I_{D}$ =6A (unless otherwise specified)

Covered part numbers: NV6288-01, NV6288-02, NV6288-03 (See Table 1)

| SYMBOL                         | PARAMETER                                                                                      | MIN        | TYP         | MAX        | UNITS | CONDITIONS                                               |
|--------------------------------|------------------------------------------------------------------------------------------------|------------|-------------|------------|-------|----------------------------------------------------------|
|                                | Input Logic (                                                                                  | Characteri | stics (INL, | INH)       |       |                                                          |
| V <sub>LOGIC-H</sub>           | Input Logic High Threshold (rising edge)                                                       |            | 2.54        |            | V     |                                                          |
| $V_{\text{LOGIC-L}}$           | Input Logic Low Threshold (falling edge)                                                       |            | 1.21        |            | ٧     |                                                          |
| V <sub>LOGIC-HYS</sub>         | Input Logic Hysteresis                                                                         |            | 1.35        |            | V     |                                                          |
|                                | Switch                                                                                         | ing Chara  | cteristics  |            |       |                                                          |
| F <sub>sw</sub>                | Switching Frequency                                                                            |            |             | 2          | MHz   |                                                          |
| t <sub>PW</sub> <sup>(1)</sup> | Pulse width                                                                                    | 15         |             |            | ns    |                                                          |
| t <sub>onhs</sub>              | Prop Delay ( $\mathrm{IN_H}$ from Low to High, $\mathrm{V_{SW}}$ pulled to $\mathrm{V_{IN}}$ ) |            | 43          |            | ns    | Fig. 3                                                   |
| t <sub>OFFHS</sub>             | Prop Delay ( $\mathrm{IN_H}$ from High to Low, $\mathrm{V_{SW}}$ tri-stated)                   |            | 43          |            | ns    | Fig. 3                                                   |
| t <sub>ONLS</sub>              | Prop Delay (IN <sub>L</sub> from Low to High, $V_{SW}$ pulled to $P_{GND}$ )                   |            | 53          |            | ns    | Fig. 4                                                   |
| t <sub>OFFLS</sub>             | Prop Delay (IN <sub>L</sub> from High to Low, V <sub>SW</sub> tri-stated)                      |            | 60          |            | ns    | Fig. 4                                                   |
| High side turn<br>on dvdt      | Time for high side V <sub>DS</sub> to transition from 90% voltage to 10% voltage               |            | 55          |            | V/ns  | $R_{DDH}$ =200 $\Omega$ , $V_{CC}$ =15 $V$ , $IL$ =6 $A$ |
| High side turn<br>off dvdt     | Time for high side V <sub>DS</sub> to transition from 10% voltage to 90% voltage               |            | 30          |            | V/ns  | R <sub>SSH</sub> =20Ω, IL=6A                             |
| Low side turn<br>on dvdt       | Time for low side V <sub>DS</sub> to transition from 90% voltage to 10% voltage                |            | 55          |            | V/ns  | $R_{DDL}$ =200 $\Omega$ , $V_{CC}$ =15 $V$ , $IL$ =6 $A$ |
| Low side turn<br>off dvdt      | Time for low side V <sub>DS</sub> to transition from 10% voltage to 90% voltage                |            | 30          |            | V/ns  | R <sub>SSL</sub> =20Ω, IL=6A                             |
|                                | Over-Ten                                                                                       | nperature  | Protection  | 1          |       |                                                          |
| T <sub>OTP+</sub>              | OTP Shutdown Threshold                                                                         |            | 165         |            | °C    |                                                          |
| $T_{OTP\_HYS}$                 | OTP Restart Hysteresis                                                                         |            | 60          |            | °C    |                                                          |
|                                | Short Circ                                                                                     | cuit Prote | ction (SCF  | <b>?</b> ) |       |                                                          |
| $V_{\text{SCP+}}$              | V <sub>DS(ON)</sub> Short Circuit Detect Threshold                                             |            | 9.8         |            | V     | V <sub>INL</sub> = 5V, V <sub>CC</sub> > 12V             |
| t <sub>SCP_DLY</sub>           | Short Circuit Detect Delay to Turn Off<br>Switch, Gate already up                              |            | 120         |            | ns    | V <sub>INL</sub> = 5V                                    |
| t <sub>SCP_SIS</sub>           | Short Circuit Detect Delay to Turn Off<br>Switch, Switching Into Short                         |            | 165         |            | ns    | V <sub>INL</sub> = 0V> 5V                                |

<sup>(1)</sup> Deglitch filter provides protection below 20ns pulse widths

Final Datasheet 7 Rev Apr. 29, 2025



#### 7.7. Electrical Characteristics (3, cont.)

Typical conditions:  $V_{DS}$ =400V,  $V_{CC}$ =15V,  $F_{SW}$ =1MHz,  $T_{AMB}$ =25°C,  $I_{D}$ =6A (unless otherwise specified)

Covered part numbers: NV6288-01, NV6288-02, NV6288-04 (See Table 1)

| SYMBOL              | PARAMETER                                                                     | MIN        | TYP      | MAX        | UNITS  | CONDITIONS                                                                      |  |  |
|---------------------|-------------------------------------------------------------------------------|------------|----------|------------|--------|---------------------------------------------------------------------------------|--|--|
|                     | Internal Current Sense Characteristics (CS pin) (NV6288-01, NV6288-02)        |            |          |            |        |                                                                                 |  |  |
| V <sub>CS</sub>     | CS Pin Voltage Range Capability                                               | 0.5        |          | 3.5        | V      | Across full range of operation                                                  |  |  |
| I <sub>CS0</sub>    | CS Output Current at I <sub>SW</sub> = 0A                                     | -15        | 0        | 15         | uA     | $V_{INL}$ =5V, $V_{CS}$ =1.65V, $I_{DS}$ =0A, see Section 9.6.2                 |  |  |
| I <sub>DS_MIN</sub> | Minimum I <sub>DS</sub> for accurate uni-<br>direction current sense          |            | 70       |            | mA     | INL=5V, R <sub>CS</sub> from CS to<br>controller GND only, see<br>Section 9.6.1 |  |  |
| I <sub>CS50</sub>   | CS Output Current at I <sub>SW</sub> = +/-50% * I <sub>DSMAX</sub>            | ±1.188     | ±1.25    | ±1.3125    | mA     | $V_{INL}$ =5 V, $I_{DS}$ =±7A, across temp                                      |  |  |
| t <sub>CSDLY</sub>  | CS Pin Delay (from I <sub>DS</sub> to I <sub>CS</sub> , at 10% rated current) |            | 65       |            | ns     | di/dt = 10 A/us, across<br>temp                                                 |  |  |
| t <sub>CSDLY</sub>  | CS Pin Delay (from I <sub>DS</sub> to I <sub>CS</sub> , at 25% rated current) |            | 35       |            | ns     | di/dt = 10 A/us, across<br>temp                                                 |  |  |
|                     | Internal Current Sense C                                                      | haracteris | tics (CS | pin) (NV62 | 88-04) |                                                                                 |  |  |
| I <sub>CS50</sub>   | CS Output Current at I <sub>SW</sub> = +/-50% * I <sub>DSMAX</sub>            | 1.188      | 1.25     | 1.3125     | mA     | V <sub>INL</sub> =5 V, I <sub>DS</sub> =7A, across temp                         |  |  |
| tcsdly              | CS Pin Delay (from I <sub>DS</sub> to I <sub>CS</sub> , at 10% rated current) |            | 65       |            | ns     | di/dt = 10 A/us, across<br>temp                                                 |  |  |
| t <sub>CSDLY</sub>  | CS Pin Delay (from I <sub>DS</sub> to I <sub>CS</sub> , at 25% rated current) |            | 35       |            | ns     | di/dt = 10 A/us, across<br>temp                                                 |  |  |

Covered part numbers: NV6288-03 (See Table 1)

| SYMBOL                                                      | PARAMETER                                                                     | MIN    | TYP   | MAX    | UNITS | CONDITIONS                                                        |  |
|-------------------------------------------------------------|-------------------------------------------------------------------------------|--------|-------|--------|-------|-------------------------------------------------------------------|--|
| External Current Sense Characteristics (CS pin) (NV6288-03) |                                                                               |        |       |        |       |                                                                   |  |
| V <sub>SNS</sub>                                            | Full Scale Input Voltage                                                      |        |       | ±100   | mV    | Across full range of operation, R3=R4=392Ω see Section 9.7        |  |
| V <sub>CS</sub>                                             | CS Pin Voltage Range Capability                                               | 0.5    |       | 3.5    | V     | Across full range of operation                                    |  |
| I <sub>CS0</sub>                                            | CS Output Current at I <sub>SW</sub> = 0A                                     | -15    | 0     | 15     | uA    | $V_{INL}$ =5V, $V_{CS}$ =1.65V, $I_{DS}$ =0A                      |  |
| I <sub>CS50</sub>                                           | CS Output Current                                                             | ±1.231 | ±1.25 | ±1.269 | mA    | $V_{INL}$ =5V, $V_{SNS}$ =±50mV, R3=R4=392 $\Omega$               |  |
| t <sub>CSDLY</sub>                                          | CS Pin Delay (from I <sub>DS</sub> to I <sub>CS</sub> , at 10% rated current) |        | 70    |        | ns    | $di/dt=10$ A/us, across $temp$ , $R_{SNS}=12.5mΩ$ , across $temp$ |  |
| t <sub>CSDLY</sub>                                          | CS Pin Delay (from I <sub>DS</sub> to I <sub>CS</sub> , at 25% rated current) |        | 32    |        | ns    | di/dt=10 A/us,<br>R <sub>SNS</sub> =12.5mΩ, across<br>temp        |  |

Final Datasheet 8 Rev Apr. 29, 2025

#### Covered part numbers: NV6288-02, NV6288-03 (See Table 1)

| SYMBOL                            | PARAMETER                                                                       | MIN | TYP   | MAX | UNITS | CONDITIONS                                    |
|-----------------------------------|---------------------------------------------------------------------------------|-----|-------|-----|-------|-----------------------------------------------|
| Synchronous Rectifier Mode (SREN) |                                                                                 |     |       |     |       |                                               |
| SR <sub>ARM</sub>                 | Arming Voltage to Allow for Auto SR<br>Mode Next Cycle (V <sub>DS</sub> Rising) |     | 11    |     | V     | See Section 9.9                               |
| SR <sub>ON</sub>                  | VDS Falling Threshold to Turn On Switch                                         |     | -1.05 |     | V     | $V_{INH} = V_{INL} = 0V$ , see<br>Section 9.9 |
| SR <sub>DEGLITCH</sub>            | Time VDS must be below SR <sub>ON</sub> to Trigger Gate On.                     |     | 100   |     | ns    | $V_{INH} = V_{INL} = 0V$ , see Section 9.9    |
| SR <sub>MOT</sub>                 | Minimum On-Time Of SR Switch                                                    |     | 92    |     | ns    | $V_{INH} = V_{INL} = 0V$ , see Section 9.9    |
| SR <sub>OFF</sub>                 | I <sub>DS</sub> Rising Threshold to Turn Off<br>Switch                          |     | -850  |     | mA    | $V_{INH} = V_{INL} = 0V$ , see Section 9.9    |

Final Datasheet 9 Rev Apr. 29, 2025

#### 7.8. Electrical Characteristics (4, cont.)

Typical conditions:  $V_{DS}$ =400V,  $V_{CC}$ =15V,  $F_{SW}$ =1MHz,  $T_{AMB}$ =25°C,  $I_{D}$ =6A (unless otherwise specified)

Covered part numbers: NV6288-01, NV6288-02, NV6288-03, NV6288-04 (See Table 1)

| SYMBOL                                                                      | PARAMETER                                       | MIN    | TYP      | MAX         | UNITS | CONDITIONS                                                              |  |
|-----------------------------------------------------------------------------|-------------------------------------------------|--------|----------|-------------|-------|-------------------------------------------------------------------------|--|
| Low side GaN FET Characteristics                                            |                                                 |        |          |             |       |                                                                         |  |
| I <sub>DSS</sub>                                                            | Drain-Source Leakage Current                    |        | 1.07     | 25          | μA    | $V_{DS} = 650 \text{ V}, V_{INL} = 0 \text{ V}$                         |  |
| I <sub>DSS</sub>                                                            | Drain-Source Leakage Current, TC =150 °C        |        | 32       |             | μA    | V <sub>DS</sub> =650V, V <sub>INL</sub> =0V, T <sub>C</sub> =150 °C     |  |
| R <sub>DS(ON)</sub>                                                         | Low-side FET Drain-Source Resistance            |        | 120      | 168         | mΩ    | $V_{INL} = 5 \text{ V}, I_{D} = 6 \text{ A}$                            |  |
| V <sub>SD</sub>                                                             | Source-Drain Reverse Voltage                    |        | 3.3      |             | V     | $V_{INL} = 0 \text{ V}, V_{INH} = 0 \text{ V}, I_{SD} = 6 \text{ A}$    |  |
| Q <sub>oss</sub>                                                            | Output Charge                                   |        | 25.4     |             | nC    | $V_{DS} = 400 \text{ V}, V_{INL} = 0 \text{ V}, V_{INH} = 0 \text{ V}$  |  |
| $Q_{RR}$                                                                    | Reverse Recovery Charge                         |        | 0        |             | nC    | V <sub>DS</sub> = 400 V                                                 |  |
| C <sub>oss</sub>                                                            | Output Capacitance                              |        | 39       |             | pF    | $V_{DS} = 400 \text{ V}, V_{INL} = 0 \text{ V}, V_{INH} = 0 \text{ V}$  |  |
| C <sub>O(er)</sub> (1)                                                      | Effective Output Capacitance, Energy<br>Related |        | 47.4     |             | pF    | V <sub>DS</sub> = 400 V, V <sub>INL</sub> = 0 V, V <sub>INH</sub> = 0 V |  |
| $C_{O(tr)}^{(2)}$                                                           | Effective Output Capacitance, Time Related      |        | 63.5     |             | pF    | $V_{DS} = 400 \text{ V}, V_{INL} = 0 \text{ V}, V_{INH} = 0 \text{ V}$  |  |
|                                                                             | High sid                                        | de GaN | FET Char | acteristics |       |                                                                         |  |
| I <sub>DSS</sub>                                                            | Drain-Source Leakage Current                    |        | 0.38     | 25          | μΑ    | $V_{DS} = 650 \text{ V}, V_{INL} = 0 \text{ V}$                         |  |
| I <sub>DSS</sub>                                                            | Drain-Source Leakage Current, TC =150 °C        |        | 32       |             | μΑ    | $V_{DS}$ =650V, $V_{INL}$ =0V, $T_{C}$ =150 °C                          |  |
| R <sub>DS(ON)</sub>                                                         | High-side FET Drain-Source Resistance           |        | 120      | 168         | mΩ    | $V_{INL} = 5 \text{ V}, I_{D} = 6 \text{ A}$                            |  |
| V <sub>SD</sub>                                                             | Source-Drain Reverse Voltage                    |        | 3.3      |             | V     | $V_{INL} = 0 \text{ V}, V_{INH} = 0 \text{ V}, I_{SD} = 6 \text{ A}$    |  |
| Q <sub>oss</sub>                                                            | Output Charge                                   |        | 19.2     |             | nC    | $V_{DS} = 400 \text{ V}, V_{INL} = 0 \text{V}, V_{INH} = 0 \text{ V}$   |  |
| $Q_{_{\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!$ | Reverse Recovery Charge                         |        | 0        |             | nC    | V <sub>DS</sub> = 400 V                                                 |  |
| C <sub>oss</sub>                                                            | Output Capacitance                              |        | 25       |             | pF    | $V_{DS} = 400 \text{ V}, V_{INL} = 0 \text{ V}, V_{INH} = 0 \text{ V}$  |  |
| C <sub>O(er)</sub> (1)                                                      | Effective Output Capacitance, Energy<br>Related |        | 32.8     |             | pF    | V <sub>DS</sub> = 400 V, V <sub>INL</sub> = 0 V, V <sub>INH</sub> = 0 V |  |
| C <sub>O(tr)</sub> (2)                                                      | Effective Output Capacitance, Time Related      |        | 47.9     |             | pF    | $V_{DS} = 400 \text{ V}, V_{INL} = 0 \text{ V}, V_{INH} = 0 \text{ V}$  |  |

<sup>(1)</sup>  $C_{O(er)}$  is a fixed capacitance that gives the same stored energy as  $C_{OSS}$  while  $V_{DS}$  is rising from 0 to 400 V

Final Datasheet 10 Rev Apr. 29, 2025

<sup>(2)</sup>  $C_{\text{O(tr)}}$  is a fixed capacitance that gives the same charging time as  $C_{\text{OSS}}$  while  $V_{\text{DS}}$  is rising from 0 to 400 V

#### 7.9. Switching Waveforms

 $(T_C = 25 \, {}^{\circ}C \text{ unless otherwise specified})$ 



Fig. 1. Propagation Delay ZVS Mode  $t_{\text{ONHS/OFFHS}}$ 



Fig. 2. Propagation Delay ZVS Mode  $t_{\text{ONLS/OFFLS}}$ 



Fig. 3. Propagation Delay Hard Switching tonhs/offhs



Fig. 4. Propagation Delay Hard Switching  $t_{\text{ONLS/OFFLS}}$ 

Final Datasheet 11 Rev Apr. 29, 2025

#### 7.10. Characteristic Graphs

(GaN FET,  $T_C = 25$  °C unless otherwise specified)



Fig. 5. Pulsed Drain current ( $I_{DSL,H}$  PULSE) vs. drain-to-source voltage ( $V_{DSL,H}$ ) at T = 25 °C



Fig. 7. Source-to-drain reverse conduction voltage (I<sub>SDL,H</sub>)



Fig. 9. V<sub>LOGIC-H</sub> and V<sub>LOGIC-L</sub> vs. junction temperature (T<sub>1</sub>)



Fig. 6. Pulsed Drain current ( $I_{DSL,H}$  PULSE) vs. drain-to-source voltage ( $V_{DSL,H}$ ) at T = 125 °C



Fig. 8. Drain-to-source leakage current ( $I_{DSSL,H}$ ) vs.drain-to-source voltage ( $V_{DSL,H}$ )



Fig. 10. Normalized on-resistance (R<sub>DSL,H(ON)</sub>) vs. junction temperature (T<sub>I</sub>)

Final Datasheet 12 Rev Apr. 29, 2025

#### **Characteristic Graphs (Cont.)**



Fig. 11. Output capacitance ( $C_{OSSL,H}$ ) vs. drain-to-source voltage ( $V_{DSL,H}$ )



Fig. 13. Charge stored in output capacitance ( $Q_{OSS}$ ) vs. drain-to-source voltage ( $V_{DS}$ )



Fig. 15.  $V_{CC}$  quiescent current ( $I_{QCC}$ ) vs. supply voltage ( $V_{CC}$ )



Fig. 12. Energy stored in output capacitance  $(E_{OSSL,H})$  vs. drain-to-source voltage  $(V_{DSL,H})$ 



Fig. 14.  $V_{CC}$  operating current ( $I_{QCC-SW}$ ) vs. operating frequency ( $F_{SW}$ )



Fig. 16. Vcc stand-by quiescent current (Iqcc) vs. supply voltage (Vcc)

#### **Characteristic Graphs (Cont.)**



Fig. 17. Propagation delay ( $T_{ON}$  and  $T_{OFF}$ ) vs. junction temperature ( $T_{I}$ ) – low side



Fig. 19. Slew rate (dV/dt) vs. gate drive turn-on current set resistance ( $R_{DD(L/H)}$ ) at T = 25 °C



Fig. 21. CS Pin Current Output Drift vs. case temperature (T<sub>C</sub>)



Fig. 18. Propagation delay ( $T_{ON}$  and  $T_{OFF}$ ) vs. junction temperature ( $T_{J}$ ) – high side



Fig. 20 Slew rate (dV/dt) vs. gate drive turn-off current set resistance ( $R_{SS(L/H)}$ ) at T = 25 °C

#### 8. Pin Configurations and Functions



Fig. 22 Package Top View

| Pin                     |         | I/O <sup>(1)</sup> | Description                                                                                                                                                                     |  |
|-------------------------|---------|--------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Number                  | Symbol  | 1/0                | Description                                                                                                                                                                     |  |
| 3-8, 14-16, 36-38, PAD1 | PGND    | G                  | Power ground                                                                                                                                                                    |  |
| 1                       | GNDK    | G                  | Kelvin Connection for RSSL connection, connected internally to PGND                                                                                                             |  |
| 2                       | CS      | I/O                | Current sense output pin that can sink/source current proportional to the IDS current for bi-directional current sense capability. Need external resistors to set voltage gain. |  |
| 9                       | FLT/ EN | I/O                | Bidirectional Enable & fault communication                                                                                                                                      |  |
| 10                      | INL     | I                  | Low-side logic input                                                                                                                                                            |  |
| 11                      | INH     | I                  | High-side logic input                                                                                                                                                           |  |
| 12                      | ICSN    | 1                  | External Current sense negative input pin                                                                                                                                       |  |
| 13                      | ICSP    | I                  | External Current sense positive input pin                                                                                                                                       |  |
| 17-22                   | VIN     | Р                  | Positive DC bus                                                                                                                                                                 |  |
| 23-28, PAD2             | VSW     | I                  | Half-bridge switch node                                                                                                                                                         |  |
| 29                      | RSSH    | I                  | High-side turn-off dV/dt control, with resistor to VSWK                                                                                                                         |  |
| 30                      | VSWK    | Р                  | VSW Kelvin Connection for RSSH, connected internally to VSW                                                                                                                     |  |
| 31                      | RDDH    | I                  | High-side turn-on dV/dt control, with resistor to VB                                                                                                                            |  |
| 32-34                   | VSW     | Р                  | Half-bridge switch node                                                                                                                                                         |  |
| 35                      | VB      | Р                  | High-side gate driver bootstrap capacitor connection                                                                                                                            |  |
| 39                      | VCC     | Р                  | IC supply voltage                                                                                                                                                               |  |
| 40                      | RDDL    | I                  | Low-side turn-on dV/dt control, with resistor to VCC                                                                                                                            |  |
| 41                      | RSSL    | I                  | Low-side turn-off dV/dt control, with resistor to GNDK                                                                                                                          |  |

(1) I = Input, O = Output, P = Power, G = Ground

Final Datasheet 15 Rev Apr. 29, 2025

#### 9. Functional Description

Energy • Efficiency • Sustainability

The functional description contains additional information regarding the IC operating modes and pin functionality.

#### 9.1. GaN Power IC Connections and Component Values

The typical connection diagram for this GaN Half-Bridge IC is shown in Fig. 23. The IC pins include the drain of the high-side GaN power FET ( $V_{IN}$ ), the half-bridge mid-point switched node ( $V_{SW}$ ), the source of the low-side GaN power FET and IC GND ( $P_{GND}$ ), low-side IC supply ( $V_{CC}$ ), low-side turn-on dV/dt control ( $R_{DDL}$ ), low-side turn-off dV/dt control ( $R_{SSL}$ ), low-side referenced PWM inputs (INL, INH), low-side current sensing output (CS), FLT/EN pin for enabling the device and internal fault detection, high-side supply ( $V_{B}$ ), high-side turn-on dV/dt control ( $R_{DDH}$ ), high-side turn-off dV/dt control ( $R_{SSH}$ ). The external low-side components around the IC include  $V_{CC}$  supply capacitor ( $C_{VCC}$ ) connected between  $V_{CC}$  pin and  $P_{GND}$ , turn-on dV/dt set resistor ( $R_{DDL}$ ) connected between  $V_{CC}$  pin and  $P_{GND}$ , turn-off dV/dt set resistor ( $P_{SSL}$ ) connected between the  $P_{SSL}$  pin and the GNDK pin, current sense amplitude set resistors ( $P_{SET1/2}$ ) connected between  $P_{SSL}$  pin and  $P_{SND}$ , and the  $P_{SL}$  pull-up resistor ( $P_{SL}$ ) connected to  $P_{SL}$  connected between  $P_{SL}$  pin and  $P_{SL}$  supply capacitor ( $P_{SL}$ ) connected between  $P_{SL}$  pin and  $P_{SL}$  pin and  $P_{SL}$  pin and  $P_{SL}$  pin and  $P_{SL}$  connected between  $P_{SL}$  pin and  $P_{SL}$  pin and  $P_{SL}$  pin and  $P_{SL}$  pin and  $P_{SL}$  pin and the  $P_{$ 



Fig. 23. IC connection diagram

Final Datasheet 16 Rev Apr. 29, 2025

The following table (Table 2) shows the recommended component values (typical only) for the external components connected to the pins of this Half-Bridge GaN power IC. These components should be placed as close as possible to the IC. Please see PCB Layout Guidelines for more information.

| SYM                 | DESCRIPTION                                         | ТҮР               | UNITS |
|---------------------|-----------------------------------------------------|-------------------|-------|
| C <sub>VCC</sub>    | V <sub>CC</sub> supply capacitor                    | 0.22              | μF    |
| R <sub>VCC</sub>    | V <sub>CC</sub> current limiting resistor           | 50                | Ω     |
| R <sub>INL</sub>    | IN <sub>L</sub> input filter resistor               | 100               | Ω     |
| C <sub>INL</sub>    | IN <sub>L</sub> filter capacitor                    | 100               | pF    |
| R <sub>INH</sub>    | IN <sub>H</sub> input filter resistor               | 100               | Ω     |
| C <sub>INH</sub>    | IN <sub>H</sub> filter capacitor                    | 100               | pF    |
| R <sub>SSL</sub>    | Low-side gate drive turn-off current set resistor   | 50                | Ω     |
| R <sub>DDL</sub>    | Low-side gate drive turn-on current set resistor    | 200               | Ω     |
| R <sub>SET1,2</sub> | Current sense amplitude set resistor                | See Section 9.6.2 | Ω     |
| R <sub>FLT</sub>    | FLT/ EN pull-up resistor for enabling of the device | 5000              | Ω     |
| C <sub>VB</sub>     | V <sub>B</sub> supply capacitor                     | 0.01              | μF    |
| R <sub>SSH</sub>    | High-side gate drive turn-off current set resistor  | 50                | Ω     |
| R <sub>DDH</sub>    | High-side gate drive turn-on current set resistor   | 200               | Ω     |

Table 2. Recommended component values (typical only).

The following table (Table 3) shows the correct reference location for the supply capacitors and input filter capacitors, as they should be connected when operating the Half-Bridge GaN power IC.

| DESCRIPTION                      | SYM              | REFERENCE LOCATION |
|----------------------------------|------------------|--------------------|
| V <sub>CC</sub> supply capacitor | C <sub>VCC</sub> | GNDK               |
| IN <sub>∟</sub> filter capacitor | C <sub>INL</sub> | GNDK               |
| IN <sub>H</sub> filter capacitor | C <sub>INH</sub> | GNDK               |
| V <sub>B</sub> supply capacitor  | C <sub>VB</sub>  | VSW                |

Table 3. Proper reference location for bypass and filter capacitors

Final Datasheet 17 Rev Apr. 29, 2025



#### 9.2. UVLO Mode

This GaN Power IC includes under-voltage lockout (UVLO) circuits for both the high side and low side power supplies for properly disabling all the internal circuitry while ensuring that the gates of power FETs are kept in their OFF state. While  $V_{CC}$  is below the  $V_{CCUV+}$  threshold (8.6V, typical the low side power FET gate is kept in its OFF state while an analogous situation is applicable for the high side power FET gate while  $V_B$  is below it's UVLO threshold. Once the  $V_{CC}$  supply voltage increases to exceed  $V_{CCUV+}$ , the IC enters Normal Operating Mode. The gate drive is enabled and the control signal at the  $IN_L$  input turns the internal low side power FET on and off normally. While the low side power FET is ON the bootstrap capacitor ( $V_B$ ) is charged through the internal bootstrap FET. Analogous to the low side situation, once  $V_B$  rises above the UVLO threshold, the high side gate driver is enabled and can respond to  $IN_H$ . When the HS is in UVLO, the low side won't be impacted and will still switch, allowing the bootstrap capacitor to charge back up. During system power off, when  $V_{CC}$  decreases below the  $V_{CCUV-}$  threshold (6.05V, typical), the low side gate drive is disabled, and the IC enters UVLO Mode.

#### 9.3. Normal Operating Mode

During normal operating mode, Vcc is set at a sufficient level (15 V typical) by the auxiliary power supply of the power converter, and V<sub>B</sub> is at a sufficient level (as set by V<sub>CC</sub> and the internal bootstrap circuit). The PWM input signals at the IN<sub>L</sub> and IN<sub>H</sub> pins turn the gates of the internal high- and low-side GaN power FETs on and off at the desired duty-cycle, frequency, and dead-time. The input logic signal at the IN pin turns the low-side half-bridge power FET on and off (0=OFF, 1=ON), and the input logic signal at the IN<sub>H</sub> pin turns the high-side half-bridge power FET on and off (0=OFF, 1=ON). As the PWM inputs are turned on and off in a complementary manner each switching cycle, the V<sub>SW</sub> pin (half-bridge mid-point) is then switched between P<sub>GND</sub> (IN<sub>L</sub>=1, IN<sub>H</sub>=0) and V<sub>IN</sub> (IN<sub>L</sub>=0, IN<sub>H</sub>=1) at the given frequency and duty-cycle (Fig. 24). This GaN Half-Bridge IC includes shoot-through protection circuitry that prevents both power FETs from turning on simultaneously. This IC also includes an internal bootstrap FET for supplying the high-side circuitry. The bootstrap FET is enabled during normal operating mode and is turned on each PWM switching cycle only when the IN<sub>L</sub> pin is 'HIGH' and the low-side power FET is on. This will allow the VB capacitor to be charged up each switching cycle for properly maintaining the necessary floating high-side supply voltage. The V<sub>B</sub> capacitor value should be sized correctly such that the V<sub>B</sub> voltage is maintained at a sufficient level above UVLO- during normal operation. Should the V<sub>B</sub>-V<sub>SW</sub> voltage decrease below the VB<sub>UV</sub> falling UVLO threshold (6.05 V typical) at any time, then the high-side GaN power FET will turn off and become disabled until V<sub>B</sub>-V<sub>SW</sub> increases again above the VB<sub>UV+</sub> rising threshold (8.6 V typical).



Fig. 24. Normal operating mode timing diagram

Final Datasheet 18 Rev Apr. 29, 2025



#### 9.4. Low Power Standby Mode

This GaN Half-Bridge IC includes an autonomous low power standby mode for disabling the IC and reducing the  $V_{CC}$  current consumption. During normal operating mode, the PWM input signals at the  $IN_L$  and  $IN_H$  pins turn the gates of the internal high- and low-side GaN power FETs on and off at the desired duty-cycle, frequency, and dead-time. If the input pulses at the  $IN_L$  pin stop and stay below the lower  $V_{INL-}$  turn-off threshold (1.1V, typical) for the duration of the internal timeout standby delay ( $t_{TO\_STBY}$ , 90usec, typical), then the low-side IC will automatically enter low power standby mode (Fig. 25). Low power standby mode is only available on NV6288-01, it is disabled when autonomous SR is active.



Fig. 25. Autonomous Low Power Standby Mode timing diagram

#### 9.5. Programmable dV/dt Control

To program the turn-on dV/dt rate of the internal power FET, a resistor ( $R_{DD}$ ) is placed in between the  $V_{CC}/V_B$  pin and the  $R_{DDL}/R_{DDH}$  pin. This resistor sets the turn-on current of the internal gate driver and therefore the turn-on edge dV/dt rate of the  $V_{DS}$  of the power FET (Fig. 26).

To program the turn-off dV/dt rate of the internal power FET, a resistor (Rss) is placed in between the RssL/RssH pin and the GNDK/VSWK pin. This resistor sets the turn-off current of the internal gate driver and therefore the turn-off edge dV/dt rate of the Vps of the power FET (Fig. 26).



Fig. 26 Turn-on/off dV/dt slew rate control

Final Datasheet 19 Rev Apr. 29, 2025



Energy • Efficiency • Sustainability

For many applications it is necessary to sense the cycle-by-cycle current flowing through the power FET. Existing current sensing solutions include placing a current sensing resistor in between the source of the power FET and P<sub>GND</sub>. This resistor method increases system conduction power losses, creates a hotspot on the PCB, and lowers overall system efficiency. To eliminate this external resistor and hotspot, and increase system efficiency, this IC includes GaNSense<sup>TM</sup> motor drive technology for integrated and accurate bidirectional loss-less current sensing.

When comparing GaNSense<sup>TM</sup> motor drive technology versus existing external resistor sensing methods (Fig. 27), the total ON resistance,  $R_{ON(TOT)}$ , can be substantially reduced. For a 500W high-frequency boost PFC circuit, for example,  $R_{ON(TOT)}$  is reduced from  $220m\Omega$  to  $120m\Omega$ . The power loss savings by eliminating the external resistor results in a +0.5% efficiency benefit for the overall system and elimination of the  $R_{CS}$  PCB hotspot.



Fig. 27. External current sensing resistor vs. GaNSense <sup>™</sup> Motor Drive Technology

Final Datasheet 20 Rev Apr. 29, 2025





#### 9.6.1. Unidirectional Current Sensing

For compatibility with controllers/systems that are set up for unidirectional sensing, meaning the controller only wants information about current that flows from drain to source of the power FET (1st quadrant conduction), NV6288 should be configured as below:

Only populate a single resistor from the CS pin to controller GND (see Fig. 28).

Note: I<sub>DS</sub> > 70mA for accurate sensing in uni-directional configuration (NV6288-01, NV6288-02, NV6288-03).



Fig. 28. Unidirectional CS System Schematic



Fig. 29 Unidirectional CS Timing Diagram

**Final Datasheet** 21 Rev Apr. 29, 2025



#### 9.6.2. Bidirectional Current Sensing

The current flowing through the internal low-side GaN power FET is sensed internally and then converted to a current at the current sensing output pin (CS). An external resistor divider (R<sub>1</sub>, R<sub>2</sub>) is connected to the CS pin and is used to set the amplitude of the CS pin voltage signal (Fig. 30). This allows for the CS pin signal to work with different controllers with different current sensing input thresholds. It is recommended to place the resistor divider close to the CS pin for improved robustness against system noise. The resistor divider is driven by an external voltage, allowing it to set the midpoint voltage at an arbitrary level. Positive current through the GaN power FET will result in a current out of the CS pin, increasing the voltage at the midpoint of the resistor divider, and negative current through the GaN power FET will result in a current into the CS pin, reducing this voltage. The CS pin current is a function of the gain factor and the absolute current in the power transistor (see Equation 1). Care should be taken in the choice of resistor values, to ensure that the voltage range corresponding to full positive to full negative current is adequately positioned within the ADC input voltage range, and the maximum voltage at the CS pin (see Equation 2).



Fig. 31 Bidirectional Current Sense Timing Diagram

$$Gain = \frac{ICS}{IDS} = \frac{1.25mA}{7A} = 0.1786 \frac{mA}{A}$$

Equation 1. Internal Current Sense Amplifier Gain Ratio

$$V_{CS} = \frac{R_{CS}}{2} * Gain * I_{DS} + \frac{VREF}{2}$$
, with  $RCS = R1 = R2$ 

Equation 2. Current Sense Pin Voltage – Internal Current Sensing

Final Datasheet 22 Rev Apr. 29, 2025

#### 9.7. Current Sensing Using an External Sense Resistor

If more precise current sensing is required, an external current sense resistor can be used while still using the GaNSense<sup>TM</sup> Motor Drive internal amplifier to gain up the voltage across the external sense resistor (Fig. 32). Using the internal current sense amplifier to gain up the voltage across  $R_{SNS}$  allows for much smaller  $R_{SNS}$  values such that the maximum voltage drop can be sized to minimize the power loss in  $R_{SNS}$ . The maximum input dynamic range for the amplifier is +/-100mV with  $R_{SNS}$  typical. The internal amplifier senses the voltage across  $R_{SNS}$  through two series resistors,  $R_{SNS}$  and  $R_{SNS}$  through two series resistors,  $R_{SNS}$  and  $R_{SNS}$  to the same value. The voltage at  $R_{SNS}$  can be calculated using Equation 3:

$$V_{CS} = V_{REF} \frac{R_1}{R_1 + R_2} + I_{SW} \frac{10(R_{SNS})}{R_{3,4}} \frac{R_1 R_2}{R_1 + R_2}$$

Equation 3 Current Sense Pin Voltage - External Current Sensing



Fig. 32 Bidirectional External Current Sensing Circuit Using Internal Current Sense Amplifier

Final Datasheet 23 Rev Apr. 29, 2025

#### 9.8. Over Temperature Protection (OTP)

This GaN Power IC includes over-temperature detection and protection (OTP) circuitry to protect the IC against excessively high junction temperatures ( $T_J$ ). High junction temperatures can occur due to overload, high ambient temperatures, and/or poor thermal management. Should  $T_J$  exceed the internal  $T_{OTP^+}$  threshold (165°C, typical) then the IC will latch off safely, and the  $\overline{FLT}/EN$  pin will be pulled low. When  $T_J$  decreases again and falls below the internal  $T_{OTP^-}$  threshold (105°C, typical), then the OTP latch will be reset, and  $\overline{FLT}/EN$  will be released to go high. Until then, internal OTP latch is guaranteed to remain in the correct state while  $V_{CC}$  is greater than 5V. During an OTP event, this GaN IC will latch off and the system  $V_{CC}$  supply voltage will decrease due to the loss of the aux winding supply. The system  $V_{CC}$  will fall below the lower UV- threshold of the controller and the high-voltage start-up circuit will turn-on and  $V_{CC}$  will increase again (Fig. 33).  $V_{CC}$  will increase above the rising UV+ threshold and the controller turn on again and deliver PWM pulses again.



Fig. 33. OTP threshold timing diagram

#### 9.9. Autonomous Synchronous rectification

In motor inverter and other applications where reverse current can flow through the power switches, also called "freewheeling", the voltage across the switch in combination with the reverse current can create high power dissipation. In order to reduce the impact, multiple things can be done, including shortening the dead time (depending on the control algorithm), or driving the power switch as a synchronous rectifier (requiring appropriate control firmware). The NV6288-02 and NV6288-03 provides autonomous synchronous rectification, where upon detection of significant reverse current, the power switch is turned ON, and upon approaching zero current (SR<sub>OFF</sub>) the switch is turned OFF, without any burden on the controller.

Final Datasheet 24 Rev Apr. 29, 2025

The section below describes the activation sequence of the SR functionality:

#### 1. Arming

 The chip will "arm" itself for SR operation if V<sub>DS</sub> exceeds the SR<sub>ARM</sub> voltage (9.8V typical) ONLY for versions NV6257-02 and NV6257-03.

#### 2. Turn-on (See Fig. 34)

- If the chip was previously "armed" **AND** V<sub>DS</sub> falls below the SR<sub>ON</sub> voltage (-1.05V typical) for more than the SR<sub>DEGLITCH</sub> interval (100ns typical), the driver will activate and bring up the power FET gate.
- The gate will stay on for at least the SR<sub>MOT</sub> minimum on time interval (90ns typical) to ensure switching noise does not falsely trip the turn-off detection circuit.

#### 3. Turn-off (See Fig. 35)

 Once the magnitude of current flowing from Source -> Drain falls below the SR<sub>OFF</sub> threshold (600mA), the chip will turn off the power FET gate.

#### 4. Re-arming (See Fig. 35)

VDS must rise above the SR<sub>ARM</sub> voltage (9.8V typical) for the chip to be ready for the next SR cycle.



Fig. 34. SR turn-on timing diagram

Final Datasheet 25 Rev Apr. 29, 2025



Fig. 35. SR turn-off timing diagram

#### 9.10. Fault reporting and enable / disable function

The FLT/EN pin is an open-drain pin and should be pulled up to the supply voltage of the system controller, in order to enable the GaN power IC. Should a fault occur (overcurrent or overtemperature), the GaN power IC will pull this pin LOW, signaling the fault to the system controller, and all switching will stop. Similarly, when the system controller decides to disable the power stage, it can pull this pin low, which the GaN power IC will monitor and all switching will stop. The open-drain architecture of this pin enables parallel connection of multiple GaN power ICs which then can be enabled or disabled all at the same time, and a fault in one of the half-bridges can trigger the whole power stage to stop switching. Using a capacitor on this pin to ground can be used to configure a minimum STOP time, where – once the fault is cleared, or the system controller has cleared the stop – the voltage on this pin will rise more slowly, as a function of the pull-up resistor and the capacitor, and once it reaches the turn-on threshold switching will resume.

Final Datasheet 26 Rev Apr. 29, 2025

#### 9.11. Functional Schematic





Fig. 36. Typical motor drive inverter schematic

Final Datasheet 27 Rev Apr. 29, 2025

#### 10. PCB Layout Guidelines

For best electrical and thermal results, these PCB layout guidelines (and 3 steps below) must be followed:

Place IC components as close as possible to the GaN IC. Place R<sub>SET</sub> resistor directly next to CS pin to minimize high frequency switching noise. Connect the ground of the IC components as noted in the IC Connection Diagram to minimize high frequency switching noise. Connect controller ground to Source (P<sub>GND</sub>). Route all connections on single layer. Place large copper areas on and around Pad1 and Pad2.

Place many thermal vias inside Pad1 and Pad2 and inside Pad1 and Pad2 copper areas.

Place large possible copper areas on all other PCB layers (bottom, top, mid1, mid2).

Do not extend copper planes from the low-side across the components or pads of the high-side; do not extend copper planes from the high-side across the components or pads of the low-side! Keep high and low-side layouts separate. Do not overlap!



IC Component placement



Step 2. Place many thermal vias inside source pad and inside source copper areas. (dia=0.65mm, hole=0.33mm, pitch=0.925mm, via wall=1mil)



Step 1. Route all connections on single layer. Make large copper areas on and around Source pad



Step 3. Place large copper areas on other layers. Make all thermal copper areas as large as possible!

Final Datasheet 28 Rev Apr. 29, 2025

#### 11. Recommended PCB Land Pattern



Top View All dimensions are in mm

Final Datasheet Rev Apr. 29, 2025 29



#### 12. Package Outline (Power QFN)



#### 13. Tape and Reel Dimensions



Final Datasheet 31 Rev Apr. 29, 2025



#### 13.1. Tape and Reel Dimensions (Cont.)



Final Datasheet 32 Rev Apr. 29, 2025

#### 14. Ordering Information

| Part Number                                                  | Operating<br>Temperature Grade       | Storage<br>Temperature Range      | Package          | MSL<br>Rating | Packing<br>(Tape & Reel) |
|--------------------------------------------------------------|--------------------------------------|-----------------------------------|------------------|---------------|--------------------------|
| NV6288-01-RA<br>NV6288-02-RA<br>NV6288-03-RA<br>NV6288-04-RA | -55°C to +150°C<br>T <sub>CASE</sub> | -55°C to +150°C T <sub>CASE</sub> | 6 x 8 mm<br>PQFN | 3             | 1000: 7" Reel            |
| NV6258-01<br>NV6288-02<br>NV6288-03<br>NV6288-04             | -55°C to +150°C<br>T <sub>CASE</sub> | -55°C to +150°C T <sub>CASE</sub> | 6 x 8 mm<br>PQFN | 3             | 5000: 13" Reel           |

#### 15. 20-Year Limited Warranty

The product(s) described in this data sheet **include a** warranty period of twenty (20) years under, and subject to the terms and conditions of, Navitas' express limited product warranty, available at <a href="https://navitassemi.com/terms-conditions">https://navitassemi.com/terms-conditions</a>. The warranted specifications include only the MIN and MAX values only listed in Absolute Maximum Ratings, ESD Ratings and Electrical Characteristics sections of this datasheet. Typical (TYP) values or other specifications are not warranted.



#### 16. Revision History

| Date           | Status          | Notes          |
|----------------|-----------------|----------------|
| April 29, 2025 | Final Datasheet | First revision |
|                |                 |                |

Final Datasheet 33 Rev Apr. 29, 2025



**NV6288** 

#### Additional Information

#### IMPORTANT NOTICES AND DISCLAIMERS

EXCEPT TO THE EXTENT THAT INFORMATION IN THIS DATA SHEET IS EXPRESSLY AND SPECIFICALLY WARRANTED IN WRITING BY NAVITAS SEMICONDUCTOR ("NAVITAS"), EITHER PURSUANT TO THE TERMS AND CONDITIONS OF THE LIMITED WARRANTY CONTAINED IN NAVITAS' STANDARD TERMS AND CONDITIONS OF SALE OR A WRITTEN AGREEMENT SIGNED BY AN AUTHORIZED NAVITAS REPRESENTATIVE, (1) ALL INFORMATION IN THIS DATA SHEET OR OTHER DESIGN RESOURCES PROVIDED BY NAVITAS, INCLUDING WITHOUT LIMITATION RELIABILITY AND TECHNICAL DATA, REFERENCE DESIGNS, APPLICATION ADVICE OR TOOLS, AND SAFETY INFORMATION (COLLECTIVELY, "DESIGN RESOURCES"), ARE PROVIDED "AS IS" AND WITH ALL FAULTS; AND (2) NAVITAS MAKES NO WARRANTIES OR REPRESENTATIONS AS TO ANY SUCH INFORMATION OR DESIGN RESOURCES AND HEREBY DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD-PARTY INTELLECTUAL PROPERTY RIGHTS.

CUSTOMER RESPONSIBILITIES. This data sheet and other Design Resources provided by Navitas are intended only for technically trained and skilled developers designing with Navitas- or GeneSiC-branded products ("Products"). Performance specifications and the operating parameters of Products described herein are determined in the independent state and may not perform the same way when installed in customer products. The customer (or other user of this data sheet) is solely responsible for (a) designing, validating and testing the application, products and systems in which Products are incorporated; (b) evaluating the suitability of Products for the intended application and the completeness of the information in this data sheet with respect to such application; (c) ensuring the application meets applicable standards and any safety, security, regulatory or other requirements; (d) procuring and/or developing production firmware, if applicable; and (e) completing system qualification, compliance and safety testing, EMC testing, and any automotive, high-reliability or other system qualifications that apply.

NON-AUTHORIZED USES OF PRODUCTS. Except to the extent expressly provided in a writing signed by an authorized Navitas representative, Products are not designed, authorized or warranted for use in extreme or hazardous conditions; aircraft navigation, communication or control systems; aircraft power and propulsion systems; air traffic control systems; military, weapons, space-based or nuclear applications; life-support devices or systems, including but not limited to devices implanted into the human body and emergency medical equipment; or applications where product failure could lead to death, personal injury or severe property or environmental damage. The customer or other persons using Products in such applications without Navitas' agreement or acknowledgement, as set forth in a writing signed by an authorized Navitas representative, do so entirely at their own risk and agree to fully indemnify Navitas for any damages resulting from such improper use.

CHANGES TO, AND USE OF, THIS DATA SHEET. This data sheet and accompanying information and resources are subject to change without notice. Navitas grants you permission to use this data sheet and accompanying resources only for the development of an application that uses the Products described herein and subject to the notices and disclaimers above. Any other use, reproduction or display of this data sheet or accompanying resources and information is prohibited. No license is granted to any Navitas intellectual property right or to any third-party intellectual property right.

TERMS AND CONDITIONS. All purchases and sales of Products are subject to Navitas' Standard Terms and Conditions of Sale, including the limited warranty contained therein, unless other terms and conditions have been agreed in a writing signed by an authorized Navitas representative. This data sheet, and Navitas' provision of this data sheet or other information and resources, do not expand or otherwise alter those terms and conditions.

Navitas, GeneSiC, the Navitas and GeneSiC logos, GanFast, GanSafe and other Navitas marks used herein are trademarks or registered trademarks of Navitas Semiconductor Limited or its affiliates. Other trademarks used herein are the property of their respective owners.

| Copyright © 2024 Navit | as Semiconductor l | imited and affil | iates. All rights re | served |
|------------------------|--------------------|------------------|----------------------|--------|
| Cantach                |                    |                  |                      |        |



Final Datasheet 34 Rev Apr. 29, 2025